| Dashboard / Courses / Winter 2021-22 / BTech Semester 4 / CS268 / Assignment 5-25-03-2022 / Assignment 5-25-03-2022 |
| Started on Friday, 25 March 2022, 2:50 PM |
| State Finished |
| Completed on Friday, 25 March 2022, 2:58 PM |
| Time taken 7 mins 54 secs |
| Marks 3.00/5.00 |
| Grade 6.00 out of 10.00 (60%) |
| Question 1 |
| Complete |
| Mark 0.00 out of 1.00

For the given code ( MIPS processor), the total number of stalls required with scheduling?

Original code:

L.D F0, 0(R1)

ADD.D F4,F0,F2

S.D F4, 0(R1)

DADDUI R1,R1, #-8

BNE R1,R2,Loop

- a. 4
- O b. 5
- O c. 2
- O d. 3

| Question <b>2</b>                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                     |
| Consider the unpipelined machine with 10ns clock cycles. It uses four cycles for ALU operations and branches where as five cycles for memory operations. Assume that the relative frequencies of these operations are 40%,20% and 40% respectively. Let due to clock skew and set up pipelining, the machine adds 1 ns of overhead to the clock. How much speed in instruction execution rate will we gain from pipeline? |
| <ul><li>a. 5 times</li></ul>                                                                                                                                                                                                                                                                                                                                                                                              |
| ○ b. 6 times                                                                                                                                                                                                                                                                                                                                                                                                              |
| ○ c. None of the mentioned                                                                                                                                                                                                                                                                                                                                                                                                |
| d. 4 times                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Question 3                                                                                                                                                                                                                                                                                                                                                                                                                |
| Complete                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                     |
| Consider a pipeline having 4 phases with their execution delays in ns i.e. IF (60), ID(50), IE(90) and WB(80).                                                                                                                                                                                                                                                                                                            |
| Consider a pipeline having 4 phases with their execution delays in his i.e. if (00), ib(30), ib(30) and wb(00).                                                                                                                                                                                                                                                                                                           |
| The clock duration is calculated based on ?                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                           |
| The clock duration is calculated based on ?                                                                                                                                                                                                                                                                                                                                                                               |
| The clock duration is calculated based on ?  a. IE(90ns)                                                                                                                                                                                                                                                                                                                                                                  |

| Question 4                                          |                                                                            |
|-----------------------------------------------------|----------------------------------------------------------------------------|
| Complete                                            |                                                                            |
| Mark 1.00 out of 1.00                               |                                                                            |
|                                                     |                                                                            |
| For the given code ( MIPS processor), the total num | ber of stalls required ?                                                   |
| Original code:                                      |                                                                            |
| L.D F0, 0(R1)                                       |                                                                            |
| ADD.D F4,F0,F2                                      |                                                                            |
| S.D F4, 0(R1)                                       |                                                                            |
| DADDUI R1,R1, #-8                                   |                                                                            |
| BNE R1,R2,Loop                                      |                                                                            |
|                                                     |                                                                            |
| O a. 5                                              |                                                                            |
|                                                     |                                                                            |
| O b. 3                                              |                                                                            |
| © c. 4                                              |                                                                            |
| O d. 2                                              |                                                                            |
|                                                     |                                                                            |
|                                                     |                                                                            |
| Question <b>5</b>                                   |                                                                            |
| Complete                                            |                                                                            |
| Mark 0.00 out of 1.00                               |                                                                            |
|                                                     |                                                                            |
| For the given code ( MIPS processor), the total num | aber of stalls required with loop unrolling 4 copies along with scheduling |
| implementation?                                     |                                                                            |
| Original code:                                      |                                                                            |
| L.D F0, 0(R1)                                       |                                                                            |
| ADD.D F4,F0,F2                                      |                                                                            |
| S.D F4, 0(R1)                                       |                                                                            |
| DADDUI R1,R1, #-8                                   |                                                                            |
| BNE R1,R2,Loop                                      |                                                                            |
|                                                     |                                                                            |
| a. 4                                                |                                                                            |
|                                                     |                                                                            |
| O b. 0                                              |                                                                            |
| ○ c. 2                                              |                                                                            |
| O d. 1                                              |                                                                            |
|                                                     |                                                                            |
|                                                     |                                                                            |
|                                                     |                                                                            |
| → Assignment 4-04-03-2022                           |                                                                            |

.

Jump to...

Assignment 6\_01-04-2022 ►